dc.contributor.author |
Torrens, G. |
|
dc.contributor.author |
Bota, S. |
|
dc.contributor.author |
Alorda, B. |
|
dc.contributor.author |
Segura, J |
|
dc.date.accessioned |
2024-11-27T08:16:50Z |
|
dc.date.available |
2024-11-27T08:16:50Z |
|
dc.identifier.uri |
http://hdl.handle.net/11201/166883 |
|
dc.description.abstract |
[eng] We report a detailed analysis about the memory soft error rate (SER) dependence with transistor design parameters for six-transistor (6T) SRAM cells fabricated on a 65-nm CMOS commercial technology. SER data are obtained from accelerated test with an Am-241 alpha source. Five 6T cells with different nMOS and pMOS transistors size combinations were fabricated and characterized. After verifying that transistor width increase always provides higher critical charge values, SER data show that this value is improved only when increasing the pMOS transistors width. Memory cells containing non-minimum-width nMOS transistors always exhibit worse SER values than cells with minimum-size ones. In addition, one cell with a higher Qcrit than another can show a worse SER depending on the transistor type whose size is being enlarged. Accordingly to this, we have found that SER may be increased by 76% without modifying cell structure nor impacting cell area. This behavior is qualitatively and quantitatively explained through an analytical model that relates SER to Qcrit and the transistor design parameters |
|
dc.format |
application/pdf |
|
dc.relation.isformatof |
Versió postprint del document publicat a: https://doi.org/10.1109/TDMR.2014.2360035 |
|
dc.relation.ispartof |
2014, vol. 14, num.4, p. 1013-1021 |
|
dc.rights |
|
|
dc.subject.classification |
621.3 - Enginyeria elèctrica. Electrotècnia. Telecomunicacions |
|
dc.subject.other |
621.3 - Electrical engineering |
|
dc.title |
An Experimental approach to accurate alpha-SER modeling and optimization through design parameters in 6T SRAM cells for deep-nanometer CMOS |
|
dc.type |
info:eu-repo/semantics/article |
|
dc.type |
info:eu-repo/semantics/acceptedVersion |
|
dc.date.updated |
2024-11-27T08:16:51Z |
|
dc.subject.keywords |
SRAM reliability |
|
dc.subject.keywords |
SRAM Hardening SEU |
|
dc.subject.keywords |
Diseño CMOS VLSI |
|
dc.rights.accessRights |
info:eu-repo/semantics/openAccess |
|
dc.identifier.doi |
https://doi.org/10.1109/TDMR.2014.2360035 |
|